

| Name | CHRIS | CHU |  |
|------|-------|-----|--|
|      |       |     |  |

ISU Net ID \_\_\_\_\_@iastate.edu

**Lab Section (circle one): A** (T 6-9), **B** (W 3-6), **C** (R 4-7), **D** (F 12-3), **E** (F 3-6), **F** (T 12-3), **G** (W 6-9), **J** (W 12-3), **K** (T 3-6)

## CprE 281 Digital Logic

Examination #2

4/13/2015 4:10-5:00PM

**Directions:** There are 8 questions in this exam. Each question is worth points indicated along with the problem. You should roughly spend 1 minute for every two point. So plan accordingly. If a problem appears to be hard, move on. Please read the questions carefully. Do not write more than what is required.

Calculator should NOT be used.

| Problem | Score                                                    |
|---------|----------------------------------------------------------|
| 1       | / 3 points                                               |
| 2       | /13 points BYRON KEY                                     |
| 3       | / 6 points )                                             |
| 4       | /18 points } PRATIK                                      |
| 5       | / 16 points                                              |
| 6       | / 10 points                                              |
| 7       | /16 points \ CHRIS                                       |
| 8       | / 18 points )                                            |
| Total   | (out of 100 points) } BYRON (CALC. TOTAL & ENTER TO Bb.) |

- 1. (Total 3 points) Write your Name, ISU Net ID and Lab Section in the cover page.
- 2. (Total 13 points) For this question, assume that numbers in binary are represented as a 5-bit word in 2's complement form.
  - (a) (2 points) What is the range of integer that can be represented by a 5-bit 2's complement number?
  - (b) (2 points) Give the binary representations for the following decimal numbers:

a. 
$$12 = 01100$$

(c) (3 points) Give the decimal values for the following binary numbers in 2's complement representation:

b. 
$$10010 = -14$$

(d) (2 points) Negate the following numbers:

(e) (4 points) Perform the following additions directly. Write the carry bits at the top and indicate whether or not an overflow occurs in each case.

- 4. (Total 18 points) Consider the function F = A' B C' + A B' C' + A B C'.
  - (a) (5 points) Based on Shannon's expansion, implement F exactly one 2-to-1 MUX and a minimal amount of basic logic gates. Please make your design as simple as possible. Please use B as the selection signal of the MUX. Please show your steps and label your circuit diagram clearly.

$$F(A, 0, c) = Ac'$$
  
 $F(A, 1, c) = A'c' + Ac' = c'$ 



(b) (4 points) Construct the truth table for function F.

|   |   |   |   | (for fast (c)) |
|---|---|---|---|----------------|
| A | В | C | F |                |
| 0 | 0 | 0 | 0 | 1              |
| 0 | 0 | 1 | 0 | BC             |
| 0 | 1 | 0 | 1 |                |
| 0 | 1 | 1 | 0 |                |
| 1 | 0 | 0 |   |                |
| 1 | 0 | 1 | 0 | c'             |
| 1 | 1 | 0 | 1 |                |
| 1 | 1 | 1 | 0 |                |
| , |   |   |   |                |

(Question 4 continued.)

(c) (4 points) Based on the truth table in part (b), implement F using **exactly one 2-to-1 multiplexer** and a minimal amount of basic logic gates. Please make your design as simple as possible. Please use A as the selection signal of the MUX. Please label your circuit clearly.



(d) (5 points) Implement F using **exactly one 3-to-8 decoder** and a minimal amount of basic logic gates. Please make your design as simple as possible. Please label your circuit clearly. You **must** make use of the decoder appropriately in order to get any credit.



- 5. (Total 16 points) In this question, consider a 4-to-2 priority encoder with inputs w3, w2, w1, w0 and outputs y1, y0, z. w3 has the highest priority and w0 has the lowest. The outputs y1 y0 together indicate the active input with the highest priority. The output z indicates that some of the inputs is equal to 1.
  - (a) (6 points) Please complete the truth table for the priority encoder below. 'X' in the table represents both 0 and 1.

| w3 | w2 | w1 | w0 | y1 | y0 | Z |
|----|----|----|----|----|----|---|
| 0  | 0  | 0  | 0  | d  | d  | 0 |
| 0  | 0  | 0  | 1  | 0  | 0  | l |
| 0  | 0  | 1  | X  | 0  | (  | ( |
| 0  | 1  | X  | X  | (  | 0  | 1 |
| 1  | X  | X  | X  | (  |    |   |

(b) (10 points) Design the priority encoder using **exactly one 4-to-2 encoder**, three AND gates, one OR gates, and three NOT gates. **Hint:** You may want to use the gates to convert the inputs to the priority encoder into some appropriate inputs to the encoder to generate y1 y0.



6. (Total 10 points) Assume all gates (including the gates inside the D latches) in the circuit below have **no delay**. Complete the waveform for Q1 and Q2 in the diagram below.



- 7. (Total 16 points)
  - (a) (4 points) Complete the truth table below which describes the behavior of T flip-flop.

| T | Current Q | Next Q | D (forfart (d)) |
|---|-----------|--------|-----------------|
| 0 | 0         | 0      | 0               |
| 0 | 1         |        | D=TDQ           |
| 1 | 0         | (      |                 |
| 1 | 1         | 0      | 0               |

(b) (4 points) Complete the truth table below which describes the behavior of D flip-flop.

| D | Current Q | Next Q | T ( For fact (c)) |
|---|-----------|--------|-------------------|
| 0 | 0         | 0      | 0                 |
| 0 | 1         | O      |                   |
| 1 | , 0       |        | T=D⊕Q             |
| 1 | 1         |        | 0                 |

## (Question 7 continued.)

(c) (4 points) Construct a D flip-flop using one T flip-flop and some other gates. <u>Please show how you come up with the design using the truth tables above.</u>



(d) (4 points) Construct a T flip-flop using one D flip-flop and some other gates. <u>Please show how you come up with the design using the truth tables above.</u>



- 8. (Total 18 points) This question considers the design of a 3-bit synchronous up-counter with Enable using D flip-flops. Let the output of the counter be  $Q_2$   $Q_1$   $Q_0$ . ( $Q_2$  is the MSB and  $Q_0$  is the LSB.) Let the data inputs to the three D flip-flops be  $D_2$ ,  $D_1$  and  $D_0$ , respectively.
  - (a) (1 points) If Enable=0, how will Q<sub>0</sub> be changed after a clock edge?

(b) (1 points) If Enable=1, how will Q<sub>0</sub> be changed after a clock edge?

(c) (2 points) Based on parts (a) and (b), please give a logic expression for D<sub>0</sub>.

(d) (2 points) Under what condition will Q<sub>1</sub> remain the same after a clock edge?

(e) (2 points) Under what condition will Q1 toggle after a clock edge?

(f) (2 points) Based on parts (d) and (e), please give a logic expression for D<sub>1</sub>.

(g) (3 points) Write a logic expression for  $D_2$ .

(h) (5 points) Draw a circuit diagram for a 3-bit synchronous up-counter with Enable using some D flip-flops, 2-input AND gates, 2-input OR gates, 2-input XOR gates and NOT gates. (Note that you do not need to use all components listed here.) Please make your design as simple as possible. Please label your circuit clearly.

